# Hardware Accelerator for Transformer Attention Mechanism

Chirag Maheshwari ECE 498 Fall 2024

## **Architecture Description**

For my final project for ECE 498, I implemented a hardware accelerator with a specialized architecture for computing Transformer attention mechanisms. The design focuses on efficient matrix operations and parallel processing while maintaining configurable parameters to support different precision requirements, matrix dimensions, and processing element configurations.

#### A. Core Architecture Components

The system architecture consists of four primary computational blocks, each optimized for specific operations within the attention mechanism:

```
System Archtecture

Encoder FSM

IDLE

LOAD DATA

TOWN > [MI[MINIT QKU

(MATMUL) COMPUTE QK

WAIT QK

(PE SCALE) SCALE QK

WAIT SCALE

(PE RELU) (ON PUTE SOFTMAX

(MATMUL) WAIT V

[MICH] > [NUM] OUTPUT DAD TA
```

- Initialize QKV Vectors: These vectors are initialized using input data. Since my
  design has access to limited resources, I initialize these vectors using the input
  matrix itself instead of weight matrices from BRAM.
- Query-Key (Q-K) Multiplication Unit: This block implements the QK<sup>⊤</sup> matrix multiplication.
- Scaling Unit: Following the QK multiplication, this dedicated unit performs the critical scaling operation (division by √dk) required in attention mechanisms. The scaling helps prevent the dot products from growing too large, maintaining numerical stability.
- Softmax Processing Block: This specialized unit handles the normalization of attention scores. It implements an optimized version of the softmax function through parallel exponential approximation units and a normalization circuit.
- Attention-Value (A-V) Multiplication Unit: The final computational block performs matrix multiplication between the normalized attention scores and the value matrix, producing the output attention vectors.



The system implements a straightforward data flow architecture that minimizes data movement and maximizes throughput. Input data streams through a series of carefully orchestrated stages:

- Initial data buffering occurs in dedicated input registers, where incoming serial data is assembled into matrix format.
- The QKV matrices are formed in parallel storage elements, enabling simultaneous access during computation.
- Intermediate results flow through a pipeline of computational units, with each stage operating concurrently when possible.
- Output data is serialized through a streaming interface, allowing continuous operation with minimal stalling.

## Design Methodology

- I applied principles learned from the course, including fixed-point representations, pipelining, and parallel processing to create hardware with lower latency and high throughput.
- I applied principles learned from the course, including fixed-point representations, pipelining, and parallel processing to create hardware with lower latency and high throughput.

### A) Pipelining

My design uses a mostly scalar pipeline for ease of development and simplicity.

- Data Loading Stage: Implements efficient data ingestion through a serial-to-parallel conversion mechanism. This stage buffers incoming data and organizes it into the required matrix format.
- Computation Stage: Comprises multiple sub-stages that operate in parallel where possible:
  - Matrix multiplication pipelines
  - Scaling operations
  - Softmax computation
  - Final multiplication and accumulation
- Result Generation Stage: Manages the conversion of computed results back into a serial stream for output.

Each pipeline stage includes handshaking mechanisms to ensure proper data synchronization and prevent data hazards. The top-level module also implements an interface similar to AXI-Lite for proper data synchronization.

#### B. Verification

I verified the design, particularly the matrix multiplication and MAC processors, with a testbench and against a reference script in Python. This script accounted for the accelerator's behavior, the limitations of the fixed-point representation, and overflow handling with ReLU. All relevant design and simulation files are included in my submission. I ran into issues with my installation of Vivado when trying to use and configure Zynq SoCs such as those on the Pynq Z2. I also realised that using the Zynq SoC IP/block design would make it harder for me to test my actual RTL. But I nonetheless created an AXI IP and wrapper for my accelerator.

```
Processing completed at time 1365000
Starting output seguence at time 1365000
Received output[0][0] = 33e0 at time 1385000
Received output[0][1] = 3980 at time 1395000
Received output[0][2] = 3f20 at time 1405000
Received output[0][3] = 44c0 at time 1415000
Received output[1][0] = 8360 at time 1425000
Received output[1][1] = 9180 at time 1435000
Received output[1][2] = 9fa0 at time 1445000
Received output[1][3] = adc0 at time 1455000
Received output[2][0] = d2e0 at time 1465000
Received output[2][1] = e980 at time 1475000
Received output[2][2] = 0020 at time 1485000
Received output[2][3] = 16c0 at time 1495000
Received output[3][0] = 2260 at time 1505000
Received output[3][1] = 4180 at time 1515000
Received output[3][2] = 60a0 at time 1525000
Received output[3][3] = 7fc0 at time 1535000
Test Results:
Input Matrix (Fixed Point 8.8 format):
  1.000 2.000 3.000 4.000
5.000 6.000 7.000 8.000
  9.000 10.000 11.000 12.000
13.000 14.000 15.000 16.000
Output Matrix (Fixed Point 8.8 format):
  51.875 57.500 63.125 68.750
 131.375 145.500 159.625 173.750
 210.875 233.500
                   0.125
                             22.750
          65.500 96.625 127.750
  34.375
```

Testbench

```
Input Matrix (8.8 format):
                            4.000
  1.000
         2.000
                  3.000
                                      0x0100 0x0200 0x0300 0x0400
                                      0x0500 0x0600 0x0700 0x0800
  5.000
          6.000
                   7.000
                            8.000
  9.000 10.000
                  11.000
                           12.000
                                      0x0900 0x0a00 0x0b00 0x0c00
 13.000
         14.000
                  15.000
                            16.000
                                      0x0d00 0x0e00 0x0f00 0x1000
 Matrix (after scaling):
  0.250
           0.500
                    0.750
                            1.000
                                      0x0040 0x0080 0x00c0 0x0100
  1.250
                   1.750
           1.500
                            2.000
                                      0x0140 0x0180 0x01c0 0x0200
  2.250
          2.500
                   2.750
                            3.000
                                      0x0240 0x0280 0x02c0 0x0300
  3.250
           3.500
                   3.750
                            4.000
                                      0x0340 0x0380 0x03c0 0x0400
QK Matrix (before scaling):
                                      0x01e0 0x0460 0x06e0 0x0960
                            9.375
  1.875
          4.375
                   6.875
  4.375
         10.875
                  17.375
                           23.875
                                      0x0460 0x0ae0 0x1160 0x17e0
                                      0x06e0 0x1160 0x1be0 0x2660
  6.875 17.375
                  27.875
                           38.375
  9.375 23.875
                                      0x0960 0x17e0 0x2660 0x34e0
                  38.375
                           52.875
QK Matrix (after scaling):
                   1.719
  0.469
           1.094
                            2.344
                                      0x0078 0x0118 0x01b8 0x0258
  1.094
                            5.969
                                      0x0118 0x02b8 0x0458 0x05f8
           2.719
                   4.344
  1.719
          4.344
                   6.969
                            9.594
                                      0x01b8 0x0458 0x06f8 0x0998
                           13.219
           5.969
                   9.594
                                      0x0258 0x05f8 0x0998 0x0d38
Output Matrix (8.8 format):
51.875 57.500 63.125 68.750
131.375 145.500 159.625 173.750
                           68.750
                                      0x33e0 0x3980 0x3f20 0x44c0
                                      0x8360 0x9180 0x9fa0 0xadc0
210.875 233.500
                  0.125
                          22.750
                                      0xd2e0 0xe980 0x0020 0x16c0
 34.375 65.500
                  96.625 127.750
                                      0x2260 0x4180 0x60a0 0x7fc0
```

Reference

#### C. Parallelism Implementation

The design maximizes parallel operation through several key strategies:

- Matrix Multiplication Units: Matrix multiplication is done using systolic arrays where each unit contains a MAC processor operating in parallel. With n² MACs, we effectively achieve a complexity of O(n).
- Processors and Processing Elements: Processors use a set number of processing elements. They take in two input streams and process them in bursts of NUM\_PE elements until all elements are processed. This parallelism cannot be fully exploited when computing a multiply and accumulate. For this, the processor makes execution sequential where each PE executes only when it receives its accumulated input.

### Utilization, Power and Timing



#### **Design Timing Summary**

| etup                         |          | Hold                         |          | Pulse Width                              |          |
|------------------------------|----------|------------------------------|----------|------------------------------------------|----------|
| Worst Negative Slack (WNS):  | 0.788 ns | Worst Hold Slack (WHS):      | 0.010 ns | Worst Pulse Width Slack (WPWS):          | 3.500 ns |
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |
| Total Number of Endpoints:   | 14433    | Total Number of Endpoints:   | 14433    | Total Number of Endpoints:               | 6992     |

### Conclusions and Future Power Considerations

I have several ideas for how this work can be improved upon.

- The top level can be parallelized by making the pipeline superscalar. The computations for QK<sup>T</sup> and V matrices don't overlap meaning both processes can work in parallel and get synchronised for the final matrix multiplication before the softmax. If weight matrices were being used, the initialisation of Q,K,V would be

- 'parallel' as it is now (it is currently simply manipulating the input matrix using bitwise operators).
- A more bare-bones systolic architecture could be created instead of full MACs for each PE, enabling better weight and partial sum reuse. MACs were chosen since the MAC operation had been tested on the processor module and could easily be implemented for matrix multiplications without having to worry about data movement between PEs since all the MACs could do their computations indepenently.



- For added optimization, I can better utilize on-board resources based on the target hardware. On inspection of my synthesized design, while Vivado correctly infers DSP48E1 units for multiplication, it performs accumulation using adders and registers instead of integrating all operations into the slice. For MAC processors used in matrix multiplication, slightly more efficiency can be achieved by using a tree structure for partial sum reductions. We can perform element-wise multiplication first, then accumulate separately.
- This design needs to be more rigorously tested for throughput, latency and performance on all kinds of matrix sizes and clock speeds. While the design works in simulation, the implemented version might run into timing issues.

### Conclusion

The journey of working on this project has been extremely rewarding and fulfilling. It has given me a basic understanding of how to map algorithms into hardware, and has left me with an appetite to understand how modern ASICs work. It was very satisfying to see a working matrix multiply after much trial and error, and I look forward to implementing and learning about more advanced hardware designs and architectures in the future.